

# 2048 BIT ELECTRICALLY PROGRAMMABLE READ ONLY MEMORY

# 1602A-ELECTRICALLY PROGRAMMABLE 1702A-ERASABLE & ELECTRICALLY REPROGRAMMABLE

- Fast Programming -- 2 minutes for all 2048 bits
- All 2048 bits guaranteed \* programmable -- 100% factory tested
- Fully Decoded, 256x8 organization
- Static MOS -- No Clocks Required

- Inputs and Outputs DTL and TTL compatible
- Three-state Output --OR-tie Capability
- Simple Memory Expansion --Chip select input lead

The 1602A and 1702A are 256 word by 8-bit electrically programmable ROMs ideally suited for uses where fast turn-around and pattern experimentation are important. The 1602A and 1702A undergo complete programming and functional testing on each bit position prior to shipment, thus insuring 100% programmability.

The 1602A and 1702A use identical chips. The 1702A is packaged in a 24 pin dual in-line package with a transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device. The 1602A is packaged in a 24 pin dual in-line package with a metal lid and is not erasable.

The circuitry of the 1602A/1702A is entirely static; no clocks are required.

A pin-for-pin metal mask programmed ROM, the Intel 1302, is ideal for large volume production runs of systems initially using the 1602A or 1702A.

The 1602A/1702A is fabricated with silicon gate technology. This low threshold technology allows the design and production of higher performance MOS circuits and provides a higher functional density on a monolithic chip than conventional MOS technologies.



### **PIN CONNECTIONS**

The external lead connections to the 1602A/1702A differ, depending on whether the device is being programmed or used in read mode. (See following table.) In the programming mode, the data inputs 1-8 are pins 4-11 respectively.

| PIN         | 12<br>(V <sub>CC</sub> ) | 13<br>(Program) | 14 ·<br>(CS) | 15<br>(V <sub>BB</sub> ) | 16<br>(V <sub>GG</sub> )   | 22<br>(V <sub>CC</sub> ) | 23<br>(V <sub>CC</sub> ) |
|-------------|--------------------------|-----------------|--------------|--------------------------|----------------------------|--------------------------|--------------------------|
| Read        | V <sub>CC</sub> .        | V <sub>cc</sub> | GND          | V <sub>cc</sub>          | V <sub>GG</sub>            | V <sub>cc</sub>          | V <sub>cc</sub>          |
| Programming | GND                      | Program Pulse   | GND          | V <sub>BB</sub>          | Pulsed $V_{GG} (V_{IL4P})$ | GND                      | GND                      |

## **Absolute Maximum Ratings\***

| Ambient Temperature Under Bias                         |  |
|--------------------------------------------------------|--|
| Storage Temperature                                    |  |
| Soldering Temperature of Leads (10 sec) +300 °C        |  |
| Power Dissipation                                      |  |
| Read Operation: Input Voltages and Supply              |  |
| Voltages with respect to V <sub>CC</sub> +0.5V to -20V |  |
| Program Operation: Input Voltages and Supply           |  |
| Voltages with respect to $V_{CC}$                      |  |

### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

# **READ OPERATION D.C. and Operating Characteristics** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = +5V\pm5\%$ , $V_{DD} = -9V\pm5\%$ ,

 $V_{GG}$ [1] = -9V±5%, unless otherwise noted. Typical values are at nominal voltages and T<sub>A</sub> = 25°C.

| SYMBOL           | TEST                                          | MIN.               | TYP. | MAX.                 | UNIT | CONDITIONS                                                                                                                                                |
|------------------|-----------------------------------------------|--------------------|------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>LI</sub>  | Address and Chip Select<br>Input Load Current |                    |      | 1                    | μA   | V <sub>IN</sub> = 0.0V                                                                                                                                    |
| LO               | Output Leakage Current                        |                    |      | 1                    | μA   | $V_{OUT} = 0.0V, \overline{CS} = V_{CC} - 2$                                                                                                              |
| IDDO             | Power Supply Current                          |                    | 5    | 10                   | mA   | $ \begin{array}{c} V_{GG} = V_{CC}, \overline{CS} = V_{CC} - 2 \\ I_{OL} = 0.0 \text{mA}, T_A = 25^{\circ} \text{C} \end{array} \right] - \text{Note 1} $ |
| I <sub>DD1</sub> | Power Supply Current                          |                    | 35   | 50                   | mA   | CS=V <sub>CC</sub> −2<br>I <sub>OL</sub> =0.0mA , T <sub>A</sub> = 25°C                                                                                   |
| I <sub>DD2</sub> | Power Supply Current                          |                    | 32   | 46                   | mA   | CS=0.0<br>I <sub>OL</sub> =0.0mA, T <sub>A</sub> =25°C                                                                                                    |
| I <sub>DD3</sub> | Power Supply Current                          | 5. T               | 38.5 | 60                   | mA   | $\overline{CS} = V_{CC} - 2$<br>$I_{OL} = 0.0 \text{mA}$ , $T_A = 0^{\circ}\text{C}$                                                                      |
| ICF1             | Output Clamp Current                          |                    | 8    | 14                   | mA   | $V_{OUT} = -1.0V, T_{A} = 0^{\circ}C$                                                                                                                     |
| I <sub>CF2</sub> | Output Clamp Current                          |                    |      | 13                   | mA   | V <sub>OUT</sub> = -1.0V, T <sub>A</sub> = 25 <sup>o</sup> C                                                                                              |
| I <sub>GG</sub>  | Gate Supply Current                           |                    |      | 1                    | μA   |                                                                                                                                                           |
| VIL1             | Input Low Voltage for<br>TTL Interface        | -1.0               |      | 0.65                 | V    |                                                                                                                                                           |
| V <sub>IL2</sub> | Input Low Voltage for<br>MOS Interface        | V <sub>DD</sub>    |      | V <sub>CC</sub> 6    | V    |                                                                                                                                                           |
| V <sub>IH</sub>  | Address and Chip Select<br>Input High Voltage | V <sub>CC</sub> -2 |      | V <sub>CC</sub> +0.3 | V    |                                                                                                                                                           |
| IOL              | Output Sink Current                           | 1.6                | 4    |                      | mA   | V <sub>OUT</sub> = 0.45V                                                                                                                                  |
| Юн               | Output Source Current                         | -2.0               |      |                      | mA   | V <sub>OUT</sub> = 0.0V                                                                                                                                   |
| V <sub>OL</sub>  | Output Low Voltage                            | •                  | 7    | 0.45                 | V    | I <sub>OL</sub> = 1.6mA                                                                                                                                   |
| V <sub>он</sub>  | Output High Voltage                           | 3.5                | 4.5  |                      | V    | I <sub>OH</sub> = -100 μA                                                                                                                                 |

NOTE 1: POWER-DOWN OPTION: VGG may be clocked to reduce power dissipation. The average IDD will vary between IDD0 and IDD1 depending on the VGG duty cycle (see typical characteristics). For this option please specify 1702AL or 1602AL.

## **A.C.** Characteristics

 $T_A = 0^{\circ}$  C to +70° C,  $V_{CC} = +5V \pm 5\%$ ,  $V_{DD} = -9V \pm 5\%$ ,  $V_{GG} = -9V \pm 5\%$  unless otherwise noted

| SYMBOL            | TEST                                                   | MINIMUM | TYPICAL | MAXIMUM | UNIT |
|-------------------|--------------------------------------------------------|---------|---------|---------|------|
| Freq.             | Repetition Rate                                        |         |         | 1       | MHz  |
| t <sub>OH</sub>   | Previous read data valid                               |         |         | 100     | ns   |
| tACC              | Address to output delay                                |         | 0.7     | 1       | μs   |
| t <sub>DVGG</sub> | Clocked V <sub>GG</sub> set up (Note 1)                | 1       |         |         | μs   |
| t <sub>CS</sub>   | Chip select delay                                      |         |         | 100     | ns   |
| t <sub>CO</sub>   | Output delay from CS                                   |         |         | 900     | ns   |
| t <sub>OD</sub>   | Output deselect                                        |         |         | 300     | ns   |
| t <sub>онс</sub>  | Data out hold in clocked V <sub>GG</sub> mode (Note 1) |         | 1       | 5       | μs   |

# Capacitance\* T<sub>A</sub> = 25°C

| SYMBOL           | TEST                                    | MINIMUM | TYPICAL | MAXIMUM | UNIT | CONDITIONS                                                        |
|------------------|-----------------------------------------|---------|---------|---------|------|-------------------------------------------------------------------|
| CIN              | Input Capacitance                       |         | 8       | 15      | pF   | $V_{IN} = V_{CC}$ All                                             |
| COUT             | Output Capacitance                      |         | 10      | 15      | pF   | $\overline{CS} = V_{CC}$ unused pins<br>VOUT = V_{CC} are at A,C, |
| C <sub>VĠG</sub> | V <sub>GG</sub> Capacitance<br>(Note 1) |         |         | 30      | pF   | $V_{OUT} = V_{CC}$ are at A.C.<br>$V_{GG} = V_{CC}$ ground        |

\*This parameter is periodically sampled and is not 100% tested.

## **Switching Characteristics**

Conditions of Test:

Input pulse amplitudes: 0 to 4V;  $t_R$ ,  $t_F \leq 50$  ns Output load is 1 TTL gate; measurements made at output of TTL gate ( $t_{PD} \leq 15$  ns),  $C_L = 15pF$ 







NOTE : The output will remain valid for  $t_{OHC}$  as long as clocked  $V_{GG}$  is at  $V_{CC}$ . An address change may occur as soon as the output is sensed (clocked  $V_{GG}$  may still be at  $V_{CC}$ ). Data becomes invalid for the old address when clocked  $V_{GG}$  is returned to  $V_{GG}$ .

NOTE 3: If CS makes a transition from V<sub>IL</sub> to V<sub>IH</sub> while clocked V<sub>GG</sub> is at V<sub>GG</sub>, then deselection of output occurs at t<sub>OD</sub> as shown in static operation with constant V<sub>GG</sub>.

# **Typical Characteristics**



### OUTPUT SINK CURRENT VS. OUTPUT VOLTAGE









# **PROGRAMMING OPERATION**

## **D.C. and Operating Characteristics for Programming Operation**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 0V$ ,  $V_{BB} = +12V \pm 10\%$   $\overline{CS} = 0V$  unless otherwise noted

| SYMBOL            | TEST                                                    | MIN. | TYP. | MAX. | UNIT | CONDITIONS                                             |
|-------------------|---------------------------------------------------------|------|------|------|------|--------------------------------------------------------|
| I <sub>LI1P</sub> | Address and Data Input<br>Load Current                  |      |      | 10   | mA   | V <sub>IN</sub> = -48V                                 |
| I <sub>L12P</sub> | Program and V <sub>GG</sub><br>Load Current             |      |      | 10   | mA   | V <sub>IN</sub> = -48V                                 |
| I <sub>BB</sub>   | V <sub>BB</sub> Supply Load Current                     |      | 10   |      | mA   | (Note 5)                                               |
| IDDP              | Peak I <sub>DD</sub> Supply<br>Load Current             |      | 200  |      | mA   | $V_{DD} = V_{prog} = -48V$<br>$V_{GG} = -35V$ (Note 4) |
| V <sub>IHP</sub>  | Input High Voltage                                      |      |      | 0.3  | V    |                                                        |
| V <sub>IL1P</sub> | Pulsed Data Input<br>Low Voltage                        | -46  |      | -48  | V    |                                                        |
| V <sub>IL2P</sub> | Address Input Low<br>Voltage                            | 40   |      | -48  | V    |                                                        |
| V <sub>IL3P</sub> | Pulsed Input Low V <sub>DD</sub><br>and Program Voltage | -46  |      | -48  | V    |                                                        |
| V <sub>IL4P</sub> | Pulsed Input Low<br>V <sub>GG</sub> Voltage             | -35  |      | -40  | V    |                                                        |

Note 4: IDDP flows only during VDD, VGG on time. IDDP should not be allowed to exceed 300 mA for greater than 100 µsec. Average power supply current IDDP is typically 40mA at 20% duty cycle.

Note 5: The VBB supply must be limited to 100mA max. current to prevent damage to the device.

# A.C. Characteristics for Programming Operation $T_{AMBIENT} = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{BB} = + 12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted

| SYMBOL                          | TEST                                     | MIN. | TYP. | MAX.   | UNIT | CONDITIONS                                |
|---------------------------------|------------------------------------------|------|------|--------|------|-------------------------------------------|
|                                 | Duty Cycle ( $V_{DD}$ , $V_{GG}$ )       |      |      | 20     | %    |                                           |
| t <sub>øPW</sub>                | Program Pulse Width                      |      |      | 3      | ms   | $V_{GG} = -35V, V_{DD} = V_{prog} = -48V$ |
| t <sub>DW</sub>                 | Data Set Up Time                         | 25   |      | -<br>- | μs   |                                           |
| t <sub>DH</sub>                 | Data Hold Time                           | 10   |      |        | μs   |                                           |
| t <sub>VW</sub>                 | V <sub>DD</sub> , V <sub>GG</sub> Set Up | 100  |      |        | μs   |                                           |
| t <sub>VD</sub>                 | V <sub>DD</sub> , V <sub>GG</sub> Hold   | 10   |      | 100    | μs   |                                           |
| <sup>t</sup> ACW <sup>(6)</sup> | Address Complement<br>Set Up             | 25   |      |        | μs   |                                           |
| t <sub>ACH</sub> <sup>(6)</sup> | Address Complement<br>Hold               | 25   |      |        | μs   |                                           |
| <sup>t</sup> ATW                | Address True Set Up                      | 10   | ,    |        | μs   |                                           |
| t <sub>ATH</sub>                | Address True Hold                        | 10   |      |        | μs   |                                           |

Note 6: All 8 address bits must be in the complement state when pulsed V<sub>DD</sub> and V<sub>GG</sub> move to their negative levels. The addresses (0 through 255) must be programmed as shown in the timing diagram for a minimum of 32 times,

# Switching Characteristics for Programming Operation

Conditions of Test:

Input pulse rise and fall times  $\leq 1 \mu \text{sec}$  $\overline{\text{CS}} = 0 \text{V}$ 

PROGRAM WAVEFORMS



### **OPERATION OF THE 1602A/1702A IN PROGRAM MODE**

Initially, all 2048 bits of the ROM are in the "0" state (output low). Information is introduced by selectively programming "1"s (output high) in the proper bit locations.

Word address selection is done by the same decoding circuitry used in the READ mode (see table on page 3-11 for logic levels). All 8 address bits must be in the binary complement state when pulsed  $V_{DD}$  and  $V_{GG}$  move to their negative levels. The addresses must be held in their binary complement state for a minimum of  $25\mu$ sec after  $V_{DD}$  and  $V_{GG}$  have moved to their negative levels. The addresses must then make the transition to their true state a minimum of  $10\mu$ sec before the program pulse is applied. The addresses should be programmed in the sequence 0 through 255 for a minimum of 32 times. The eight output terminals are used as data inputs to determine the information pattern in the eight bits of each word. A low data input level (-48V) will program a "1" and a high data input level (ground) will leave a "0" (see table on page 3-11). All eight bits of one word are programmed simultaneously by setting the desired bit information patterns on the data input terminals.

During the programming, V<sub>GG</sub>, V<sub>DD</sub> and the Program Pulse are pulsed signals.

### **1702A ERASING PROCEDURE**

The 1702A may be erased by exposure to high intensity short-wave ultraviolet light at a wavelength of 2537Å. The recommended integrated dose (i.e., UV intensity x exposure time) is 6W-sec/cm<sup>2</sup>. Examples of ultraviolet sources which can erase the 1702A in 10 to 20 minutes are the Model UVS-54 and Model S-52 short-wave ultraviolet lamps manufactured by Ultra-Violet Products, Inc. (5114 Walnut Grove Avenue, San Gabriel, California). The lamps should be used without short-wave filters, and the 1702A to be erased should be placed about one inch away from the lamp tubes.

Silicon Gate MOS 1602A-6/1702A-6

# 2048 BIT ELECTRICALLY PROGRAMMABLE READ ONLY MEMORY

1602A-6 ELECTRICALLY PROGRAMMABLE 1702A-6 ERASABLE & ELECTRICALLY REPROGRAMMABLE

- Fast Programming -- 2 minutes for all 2048 bits
- All 2048 bits guaranteed \* programmable -- 100% factory tested
- Fully Decoded, 256x8 organization
- Static MOS -- No Clocks Required

- Inputs and Outputs DTL and TTL compatible
- Three-state Output --OR-tie Capability
- Simple Memory Expansion --Chip select input lead
- 1.5 µs Access Time

The 1602A-6 and 1702A-6 are 256 word by 8-bit electrically programmable ROMs ideally suited for uses where fast turn-around and pattern experimentation are important. The 1602A-6 and 1702A-6 undergo complete programming and functional testing on each bit position prior to shipment thus insuring 100% programmability.

The 1602A-6 and 1702A-6 use identical chips. The 1702A-6 is packaged in a 24 pin dual in-line package with a transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device. The 1602A-6 is packaged in a 24 pin dual in-line package with a metal lid and is not erasable.

The circuitry of the 1602A-6 and 1702A-6 is entirely static; no clocks are required.

A pin-for-pin metal mask programmed ROM, the Intel 1302, is ideal for large volume production runs of systems initially using the -6 devices.

The 1602A-6 and 1702A-6 are fabricated with silicon gate technology. This low threshold technology allows the design and production of higher performance MOS circuits and provides a higher functional density on a monolithic chip than conventional MOS technologies.



### **PIN CONNECTIONS**

The external lead connections to the 1602A-6/1702A-6 differ, depending on whether the device is being programmed or used in the read mode. (See following table.) In the programming mode, the data inputs 1-8 are pins 4-11 respectively.

| PIN         | 12<br>(V <sub>CC</sub> ) | 13<br>(Program) | 14<br>( <del>CS</del> ) | 15<br>(V <sub>BB</sub> ) | 16<br>(V <sub>GG</sub> )       | 22<br>(V <sub>CC</sub> ) | 23<br>(V <sub>CC</sub> ) |
|-------------|--------------------------|-----------------|-------------------------|--------------------------|--------------------------------|--------------------------|--------------------------|
| Read        | V <sub>cc</sub>          | V <sub>cc</sub> | GND                     | V <sub>cc</sub>          | V <sub>GG</sub>                | V <sub>cc</sub>          | V <sub>cc</sub>          |
| Programming | GND                      | Program Pulse   | GND                     | V <sub>BB</sub>          | Pulsed $V_{GG}$ ( $V_{IL4P}$ ) | GND                      | GND                      |

## **Absolute Maximum Ratings\***

| Ambient Temperature Under Bias 0°C to +70°C            |
|--------------------------------------------------------|
| Storage Temperature                                    |
| Soldering Temperature of Leads (10 sec) +300 °C        |
| Power Dissipation                                      |
| Read Operation: Input Voltages and Supply              |
| Voltages with respect to V <sub>CC</sub> +0.5V to -20V |
| Program Operation: Input Voltages and Supply           |
| Voltages with respect to V <sub>CC</sub>               |

### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

# **READ OPERATION D.C. and Operating Characteristics** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = +5V\pm5\%$ , $V_{DD} = -9V\pm5\%$ ,

 $V_{GG}$  [1] = -9V±5%, unless otherwise noted. Typical values are at nominal voltages and  $T_A$  = 25°C.

| SYMBOL           | TEST                                          | MIN.               | TYP. | MAX.                 | UNIT | CONDITIONS                                                                                                  |
|------------------|-----------------------------------------------|--------------------|------|----------------------|------|-------------------------------------------------------------------------------------------------------------|
| I <sub>LI</sub>  | Address and Chip Select<br>Input Load Current |                    |      | 1                    | μΑ   | V <sub>IN</sub> = 0.0V                                                                                      |
| ILO              | Output Leakage Current                        |                    |      | 1                    | μA   | $V_{OUT} = 0.0V, \overline{CS} = V_{CC} - 2$                                                                |
| IDDO             | Power Supply Current                          |                    | 5    | 10                   | mA   | $V_{GG} = V_{CC}, \overline{CS} = V_{CC} - 2$<br>$I_{OL} = 0.0 \text{mA}, T_A = 25^{\circ} \text{C}$ Note 1 |
| I <sub>DD1</sub> | Power Supply Current                          |                    | 35   | 50                   | mA   | $\overline{CS} = V_{CC} - 2$<br>I <sub>OL</sub> = 0.0mA, T <sub>A</sub> = 25 °C                             |
| I <sub>DD2</sub> | Power Supply Current                          |                    | 32   | 46                   | mA   | CS=0.0<br>I <sub>OL</sub> =0.0mA , T <sub>A</sub> = 25°C                                                    |
| I <sub>DD3</sub> | Power Supply Current                          |                    | 38.5 | 60                   | mA   | $\overline{CS} = V_{CC} - 2$<br>$I_{OL} = 0.0 \text{mA}$ , $T_A = 0^{\circ} \text{C}$                       |
| I <sub>CF1</sub> | Output Clamp Current                          |                    | 8    | 14                   | mA   | $V_{OUT} = -1.0V, T_A = 0^{\circ}C$                                                                         |
| I <sub>CF2</sub> | Output Clamp Current                          |                    |      | 13                   | mA   | $V_{OUT} = -1.0V, T_A = 25^{\circ}C$                                                                        |
| I <sub>GG</sub>  | Gate Supply Current                           |                    |      | 1                    | μA   |                                                                                                             |
| VIL1             | Input Low Voltage for<br>TTL Interface        | -1.0               |      | 0.65                 | V    |                                                                                                             |
| VIL2             | Input Low Voltage for<br>MOS Interface        | V <sub>DD</sub>    |      | V <sub>CC</sub> –6   | V    |                                                                                                             |
| V <sub>IH</sub>  | Address and Chip Select<br>Input High Voltage | V <sub>CC</sub> -2 |      | V <sub>CC</sub> +0.3 | V    |                                                                                                             |
| Ι <sub>ΟĻ</sub>  | Output Sink Current                           | 1.6                | 4    |                      | mA   | V <sub>OUT</sub> = 0.45V                                                                                    |
| юн               | Output Source Current                         | -2.0               |      |                      | mA   | V <sub>OUT</sub> = 0.0V                                                                                     |
| VOL              | Output Low Voltage                            |                    | 7    | 0.45                 | V    | I <sub>OL</sub> = 1.6mA                                                                                     |
| v <sub>он</sub>  | Output High Voltage                           | 3.5                | 4.5  |                      | V    | I <sub>OH</sub> = -100 μA                                                                                   |

NOTE 1: POWER DOWN OPTION: V<sub>GG</sub> may be clocked to reduce power dissipation. The average I<sub>DD</sub> will vary between I<sub>DD0</sub> and I<sub>DD1</sub> depending on the V<sub>GG</sub> duty cycle (see typical characteristics). For this option please specify 1602AL-6 or 1702AL-6.

### **A.C. Characteristics**

 $T_{A} = 0^{\circ}$  C to +70°C,  $V_{CC} = +5V \pm 5\%$ ,  $V_{DD} = -9V \pm 5\%$ ,  $V_{GG} = -9V \pm 5\%$  unless otherwise noted

| SYMBOL            | TEST                                       | MINIMUM | TYPICAL | MAXIMUM | UNIT |
|-------------------|--------------------------------------------|---------|---------|---------|------|
| Freq.             | Repetition Rate                            |         |         | 0.66    | MHz  |
| t <sub>OH</sub>   | Previous read data valid                   |         |         | 100     | ns   |
| tACC              | Address to output delay                    |         | 0.7     | 1.5     | μs   |
| t <sub>DVGG</sub> | Clocked V <sub>GG</sub> set up (Note 1)    | 1       |         | i       | μs   |
| t <sub>cs</sub>   | Chip select delay                          |         |         | 600     | ns   |
| t <sub>co</sub>   | Output delay from CS                       |         |         | 900     | ns   |
| t <sub>OD</sub>   | Output deselect                            |         |         | 300     | ns   |
| t <sub>OHC</sub>  | Data out hold in clocked VGG mode (Note 1) |         |         | 5       | μs   |

# Capacitance\* T<sub>A</sub> = 25°C

| SYMBOL           | TEST                                    | MINIMUM | TYPICAL | MAXIMUM | UNIT | CONDITIONS                                                    |
|------------------|-----------------------------------------|---------|---------|---------|------|---------------------------------------------------------------|
| CIN              | Input Capacitance                       |         | 8       | 15      | pF   | $V_{IN} = V_{CC}$ All<br>$\overline{CS} = V_{CC}$ unused pins |
| COUT             | Output Capacitance                      |         | 10      | 15      | pF   |                                                               |
| C <sub>VGG</sub> | V <sub>GG</sub> Capacitance<br>(Note 1) |         |         | 30      | pF   | $V_{OUT} = V_{CC}$ are at A.C.<br>$V_{GG} = V_{CC}$ ground    |

\*This parameter is periodically sampled and is not 100% tested.

## **Switching Characteristics**

Conditions of Test:

Input pulse amplitudes: 0 to 4V;  $t_R$ ,  $t_F \le 50$  ns Output load is 1 TTL gate; measurements made at output of TTL gate ( $t_{PD} \le 15$  ns), CL=15pF







NOIE 2: The output will remain valid for  $t_{OHC}$  as long as clocked V<sub>GG</sub> is at V<sub>CC</sub>. An address change may occur as soon as the output is sensed (clocked V<sub>GG</sub> may still be at V<sub>CC</sub>). Data becomes invalid for the old address when clocked V<sub>GG</sub> is returned to V<sub>GG</sub>.

NOTE 3: If CS makes a transition from  $\dot{V}_{IL}$  to  $V_{IH}$  while clocked  $V_{GG}$  is at  $V_{GG}$ , then deselection of output occurs at  $t_{OD}$  as shown in static operation with constant  $V_{GG}$ .

All programming operation and erasing characteristics as described on pages 3-11 through 3-13 apply for the 1602A-6/1702A-6.

3-16